8086. 8085

16-bit. Data bus -> 16-bit.

Address -> 20617

20. IMB.



- It is a 16-bit Microprocessor having 20 bit address lines and 16 bit data lines that provides up to 1MB storage.
- The Architecture of 8086 consists of a 16-bit ALU, a set of 16-bit register and provides segmented memory addressing capability, a rich instruction set, powerful interrupt structure, fetched instruction queue for overlapped fetching and execution etc.
- It supports two modes of operation, i.e. Maximum mode and Minimum mode. Maximum mode is suitable for system having multiple processors and Minimum mode is suitable for system having a single processor.
- The complete architecture of 8086 can be divided into two parts

### **Bus Interface Unit (BIU)**

BIU contains Instruction queue, Segment registers, Instruction pointer, Address adder.

### **Execution Unit (EU)**

EU contains Control circuitry, Instruction decoder, ALU, Registers, Flag register









BX -> Offset address to store data.

BY AXI BX CX, DX -> General.

BX -> Offset address to store data.

count.

7 divission

Special Purpose. SI -> strong. ? Offset addr of data. offset addrof stack BP -> Stack -> Offset addr of stack 1P -> offset addrof code. Stack

Stack.

SP -- BI

Flag -> 9 active.

|         |          |      |     |      | • | $\overline{}$ | ١ |
|---------|----------|------|-----|------|---|---------------|---|
| ~ × × × | OF DF IF | TF S | Z × | AC X | P | × C           |   |

### **EU (Execution Unit)**

 Execution unit gives instructions to BIU stating from where to fetch the data and then decode and execute those instructions. Its function is to control operations on data using the instruction decoder & ALU.

#### **ALU**

■ It handles all arithmetic and logical operations, like +, -, x, /, OR, AND, NOT operations.

#### **Instruction pointer**

It is a 16-bit register used to hold the address of the next instruction to be executed.

#### **Base Pointer**

 BP can hold offset address of any location in the stack segment. It is used to access random locations of the stack.

#### **Source Index**

It holds offset address in Data Segment during string operations.

#### **Destination Index**

It holds offset address in Extra Segment during string operations.



### General purpose register

- There are 8 general purpose registers, i.e., AH, AL, BH, BL, CH, CL, DH, and DL. These registers can be used individually to store 8-bit data and can be used in pairs to store 16 bit data. The valid register pairs are AH and AL, BH and BL, CH and CL, and DH and DL. It is referred to the AX, BX, CX, and DX respectively.
- AX register It is also known as accumulator register. It is used to store operands for arithmetic operations.
- **BX register** It is used as a base register. It is used to store the starting base address of the memory area within the data segment.
- CX register It is referred to as counter. It is used in loop instruction to store the loop counter.
- DX register This register is used to hold I/O port address for I/O instruction.

### **Stack pointer register**

It is a 16-bit register, which holds the address from the start of the segment to the memory location, where a word was most recently stored on the stack.



#### Flag Register

It is a 16-bit register that behaves like a flip-flop, i.e. it changes its status according to the result stored in the accumulator. It has 9 flags and they are divided into 2 groups – Conditional Flags and Control Flags.

#### **Conditional Flags**

It represents the result of the last arithmetic or logical instruction executed. List of conditional flags are

- •Carry flag This flag indicates an overflow condition for arithmetic operations.
- •Auxiliary flag When an operation is performed at ALU, it results in a carry/barrow from lower nibble (i.e. D0 D3) to upper nibble (i.e. D4 D7), then this flag is set, i.e. carry given by D3 bit to D4 is AF flag. The processor uses this flag to perform binary to BCD conversion.
- •Parity flag This flag is used to indicate the parity of the result, i.e. when the lower order 8-bits of the result contains even number of 1's, then the Parity Flag is set. For odd number of 1's, the Parity Flag is reset.
- •Zero flag This flag is set to 1 when the result of arithmetic or logical operation is zero else it is set to 0.
- •Sign flag This flag holds the sign of the result, i.e. when the result of the operation is negative, then the sign flag is set to 1 else set to 0.
- •Overflow flag This flag represents the result when the system capacity is exceeded.









011100100101000 + 1100001100000111 CY=1 011111100101111

incre.

Sunbeam

Autodeure

Tutodeure

Sunbeam.

### **Control Flags**

- Control flags controls the operations of the execution unit. List of control flags are
- Trap flag It is used for single step control and allows the user to execute one instruction at a time for debugging. If it is set, then the program can be run in a single step mode.
- Interrupt flag It is an interrupt enable/disable flag, i.e. used to allow/prohibit the interruption of a program. It is set to 1 for interrupt enabled condition and set to 0 for interrupt disabled condition.
- Direction flag It is used in string operation. As the name suggests when it is set then string bytes
  are accessed from the higher memory address to the lower memory address and vice-a-versa.



### **BIU (Bus Interface Unit)**

• BIU takes care of all data and addresses transfers on the buses for the EU like sending addresses, fetching instructions from the memory, reading data from the ports and the memory as well as writing data to the ports and the memory. EU has no direction connection with System Buses so this is possible with the BIU. EU and BIU are connected with the Internal Bus.

### Instruction queue

- BIU contains the instruction queue. BIU gets upto 6 bytes of next instructions and stores them in the
  instruction queue. When EU executes instructions and is ready for its next instruction, then it simply
  reads the instruction from this instruction queue resulting in increased execution speed.
- Fetching the next instruction while the current instruction executes is called pipelining.

### Segment register

 BIU has 4 segment buses, i.e. CS, DS, SS& ES. It holds the addresses of instructions and data in memory, which are used by the processor to access memory locations.



MV) A,204 queve MNB, SON FIR ADD B DUT 6 byte. 3 word to m Execution

# Code Segment register: CS.

 CS is 16-bit register holds the base address for the Code Segment. All programs are stored in the Code Segment and accessed via the IP.

# Data Segment register: $\bigcirc$ S

DS is 16-bit register holds the base address for the Data Segment.

# Stack Segment register: SS

SS is 16-bit register holds the base address for the Stack Segment.

# Extra Segment register: $\mathbb{E}^{S}$ .

ES is 16-bit register holds the base address for the Extra Segment.









DS 
$$\rightarrow 16$$
-bit  
C8.  
SS  
ES,  
SS  
ES,  
SS  
ES,  
SS  
ES,  
DS  $\times 10$  +  $\otimes$  +  $\otimes$ 

= 312394//.

DS. = 2432H D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 O3 D10, D0 200100100000110010. 00100100001100100000.





The BIU has a Physical Address Generation Circuit. It generates the 20 bit physical address using Segment and Offset addresses using the formula:

Physical Address = Segment Address x 10H + Offset Address



• Pin 8086





The description of the pins of 8086 is as follows:

**AD0-AD15**: Bidirectional address/data lines. These are low order address bus. They are multiplexed with data.

A16/S3 - A19/S7: High order address lines. These are multiplexed with status signals.

**BHE/S7**: Bus High Enable/Status. During T1, it is low. It enables the data onto the most significant half of data bus, D8-D15. 8-bit device connected to upper half of the data bus use BHE signal. It is multiplexed with status signal S7.

RD: For read operation. It is an output signal. It is active LOW signal.

**Ready:** The addressed memory or I/O sends acknowledgment through this pin. When HIGH, it denotes that the peripheral is ready to transfer data.

**RESET:** System reset. The signal is active HIGH.



- CLK :Clock 5MHz.
- INTR: Interrupt Request.
- NMI : Non-maskable interrupt request.
- **TEST**: Wait for test control. When LOW the microprocessor continues execution otherwise waits.
- VCC : Power supply +5V dc.
- GND : Ground.
- LOCK: It is an active LOW signal. When this signal is LOW, all interrupts are masked and no HOLD request is granted. In a multiprocessor system all other processors are informed through this signal that they should not ask the CPU for relinquishing the bus control.
- RQ / GTO , RQ / GTI : Request/Grant : Same like HOLD and HLDA signal
- SQ0, SQ1: Queue Status. Queue Status is valid during the clock cycle after which the queue operation is performed.



- INTA: Interrupts acknowledgement. On receiving interrupt signal, the processor issues an interrupt acknowledgment signal. It is active LOW.
- **ALE**: Address latch enable. ALE = 1, 8086 sends this signal to latch indicates address is available and when ALE = 0, data is available.
- DEN: Data Enable. When Intel 8287/8286 octal bus transceiver is used this signal. It is active LOW.
- **DT/R**: Data Transmit/Receives. This signal controls the direction of data flow through the transceiver. When it is HIGH, data is sent out. When it is LOW, data is received.
- M/IO: Memory or I/O access. When this signal is HIGH, the CPU wants to access memory. When this signal is LOW, the CPU wants to access I/O device.
- WR: When this signal is LOW, the CPU performs memory or I/O write operation.
- **HLDA**: Hold Acknowledgment. It is sent by the processor when it receives HOLD signal. It is active HIGH signal.
- **HOLD**: When another device in microcomputer system wants to use the address and data bus, it sends HOLD request to CPU through this pin.









### **Addressing modes**

Immediate addressing Mode - the data is provided in the instruction directly.

MOV CX,4374H

MOV AX, 2486 H.

**Direct Addressing Modes** – the instruction operand specifies the memory address where data is located.

MOV BL, [4374H]

MOV AX, [2486H] add

Register Addressing Mode – copy the data from one to another register.

MOV CX, AX

MOV AX, BX req

Register Indirect Addressing Modes - Instruction specifies a register containing an address, where data is located. This addressing mode work with SI, DI, BX and BP register.

MOV AL, [BX] or MOV AL, CS: [BX]

ا إط-8 حا

MOV AX BX 3 offset

**Register Relative Addressing Modes**- Effective address is formed by adding an 8-bit or 16-bit displacement with contents of any one of register BX, BP, SI and DI

MOV AX,50H[BX][SI]

MOV

L DH= DS X10+BX+20H





Indexed Addressing Modes - Offset is stored in one of the index register DS is default for register SI &

• MOV AX, [SI] MOV AX, [DI]

Based Indexed Addressing Modes - Effective address of data is formed by adding contents of base register (BX or BP)

MOV AX, [BX][SI]

MOV AX, [BX][DI]

Relative Based Indexed Addressing Modes - Effective address is formed by adding an 8-bit or 16-bit displacement

MOV AX,50H[BX][SI]

MOV. AX 454[13x][51].



Inter -Intra CSI CS=64KB

**Intrasegment Addressing Modes** - Address to which the control is to be transferred lies in the same segment.

- (8 -bit) short jump 128 to +127
- (16 -bit) long jump 32768 to +32767

**Intrasegment Indirect Addressing Modes** –

JMP [BX]

Intersegment Addressing Mode-Transfer to different segment CS & IP Destination are specified directly

- JMP 5000H:2000H JMP CS:1P

Intersegment Indirect Addressing Mode - Jump to an address in other segment specified at effective address 2000H in DS/CS (far jump)

JMP [2000H]



### **Instruction Set of 8086**

- Data transfer instruction
- Arithmetic and Logical instruction
- Branching Instruction
- Loop Instruction
- Machine control Instruction
- Flag manipulation Instruction
- Shift & rotate Instruction
- String Instruction





1) Virtual memory consists of

- Static RAM
  - b) Dynamic RAM
  - c) Magnetic memory
  - d) None of these



2) Cache memory acts between

- CPU and RAM
  - b) RAM and ROM
  - c) CPU and Hard Disk
  - d) None of these





3) Which of the following memory is non-volatile?

- a) SRAM
- b) DRAM
- ROM
  - d) All of the above



- 4) What does MAR stand for?
- a) Main Address Register
- b) Memory Access Register
- c) Main Accessible Register
- Memory Address Register



5) In 8085, 16-bit address bus, which can address upto?

- a) 16KB
- b) 32KB
- 64KB
- d) 128KB



6) It is also a 16-bit register works like stack, which is always incremented/decremented by 2 during push & pop operations.

- Stack pointer
- b) Temporary register
- c) Flag register
- d) Program counter



7) This signal indicates that another master is requesting the use of the address and data buses.

- a) READY
- HOLD
  - c) HLDA
  - d) INTA



- 8) MVI K, 20 is an example of?
- Immediate addressing mode
- b) Register addressing mode
- c) Direct addressing mode
- d) Indirect addressing mode



9) 8086 has \_\_\_\_ address bus.

- a) 16-bit
- b) 18-bit
- 20-bit
- d) 24-bit



10) An instruction which can be used to clear lower 4 bits of addressing 8085 is

- a) XOR FFH
- b) OR F0H
- ANI FOH
- d) None of Above





11) Which of the below will not affect the status flags



- b) AN
- c) OR
- d) None of Above



- 12) If data and instruction are stored in different memories the architecture is termed as \_\_\_\_\_\_
- a) Von Neumann architecture
- Harvard architecture
- c) CICS Architectures
- d) None of Above



13) Which of the following is not true in case of pipelined processor

- Single cycle execution
  - b) Multi Cycle execution
  - c) None



- 14) The kind of computer architecture that has common block of memory for both code as well as data and simultaneously cannot access both is called as \_\_\_\_\_
- a) Von Neumann architecture
- b) Harvard architecture
- c) RISC architecture
- d) Modified Harvard architecture



- 15) The stack of X-86 based processor is
- a) Upward growing stack
- Downward growing stack
- c) Configurable by the the programmer as upward growing or downward growing
- d) None of the above





- 16) The number of data lines of a processor basically indicates
- The no of bits the processor can access
- b) The total memory capacity(size) accessible by the processor
- c) The processor has memory mapped I/O
- d) None of above



- 17) Which of the following are the typical characteristics of RISC machine
- a) Instruction taking multiple cycle
- b) Highly pipelined
- c) Instruction interpreted by micro programs
- Multiple register sets



18) Memory access in RISC architecture is limited to instruction

- a) CALL & RET
- b) PUSH & POP
- STA & LDA
  - d) MOV & JMP



19) Single-bit indicators that may be set or cleared to show the result of logical or arithmetic operation are



- b) Registers
- c) Monitors
- d) Decisions





20) The register in the 8085 is used to keep track of the memory address of next op-code to be run in the program is

- a) Stack pointer
- Program Counter
- c) Instruction pointer
- d) Accumulator



21) A register in the microprocessor that keeps track of the answer or result of any arithmetic or logic operation is

- a) Stack Pointer
- b) Program Counter
- c) Instruction Pointer
- d) Accumulator



22) Which one of the following is not a vectored interrupt?

- a) TRAP.
- b) INTR
  - c) RST 7.5.
  - d) RST 3





23) The processor status word of 8085 microprocessor has five flags namely



- b) S, OV, AC, P, CY
- c) S, Z, OV, P, CY
- d) S, Z, AC, P, **⊘∀**

24) CALL instruction is a \_\_\_\_\_ instruction.

- a) 4 bytes
- b) 2 bytes
- c) 1 bytes
- 3 bytes





- 25) RST0 RST7 are the \_\_\_\_\_ in 8085.
- a) hardware interrupts
- b) logical interrupts
- software interrupts
- d) conditional interrupts



26) Stm used to implement the hardware interrupts (RST 7.5, RST 6.5, RST 5.5) by setting various bits to form masks or generate output data via the Serial Output Data (SOD) line.

- a) RIM
- SIM
  - c) El
- d) DI



27) After the execution of CMP A instruction A = 20H + B = 50H. What is the status?

- a) ZF is set and CY is reset
- b) ZF is set and CY is unchanged
- ZF is reset and CY is set
  - d) ZF is reset and CY is unchanged





- 28) S<sub>0</sub> and S<sub>1</sub> pins are used for
- a) serial communication
- indicating the processor's status
- c) acknowledging the interrupt
- d) none of the above



28) S<sub>0</sub> and S<sub>1</sub> pins are used for

- a) serial communication
- indicating the processor's status
- c) acknowledging the interrupt
- d) none of the above



1) Determine the no of FF needed to construct. a register capable of storing. @ 6-bit bingy no -> GFF.

6 Hex. no upto F -> 4-bit -> 4FF.

(C) Octal upto 001 000 00000

a) How many FF are required to implement each in Johnson, count.

(i) Mod 10:

Mod = 2N. FF.

2×(5), SFF.

2 Mod 16, 2×8=16.

8 FF.

Qi) Ring counter. -> N counter.

Mod 10.

10FF.

Mod 6. 6FF.